Design & Implementation of Programmable Crc Computation Using Fpga: Crc As a Modem Error-correcting Code - Rahul Kale - Books - LAP LAMBERT Academic Publishing - 9783659162602 - August 6, 2014
In case cover and title do not match, the title is correct

Design & Implementation of Programmable Crc Computation Using Fpga: Crc As a Modem Error-correcting Code

Rahul Kale

Price
$ 52.99
excl. VAT

Ordered from remote warehouse

Expected delivery Jul 29 - Aug 8
Add to your iMusic wish list

Design & Implementation of Programmable Crc Computation Using Fpga: Crc As a Modem Error-correcting Code

Good error control performance requires the scheme to be selected based on the characteristics of the communication channel. Consequently, error-detecting and correcting codes can be generally distinguished between random-error-detecting/correcting and burst-error-detecting/correcting. Cyclic codes have favorable properties in that they are well suited for detecting burst errors. The cyclic redundancy check (CRC) is an error detection technique that is widely utilized in digital data communication and other fields such as data storage, data compression, etc. The work presented in describes the FPGA implementation of a CRC Decoder that has the advantages of correcting more than one bit error. Since we are introducing the hardware implementation of CRC with error correction, our main concern is about the design of the CRC decoder with error correcting capabilities. Such an optimized circuit represents an attractive hard macro for environments requiring low cost hardware flexibility, and in emerging areas such as ISCSI-based SANs, where the flexibility to adopt emerging protocols offers a key advantage to vendors.

Media Books     Paperback Book   (Book with soft cover and glued back)
Released August 6, 2014
ISBN13 9783659162602
Publishers LAP LAMBERT Academic Publishing
Pages 104
Dimensions 152 × 229 × 6 mm   ·   173 g
Language German