Design of Reconfigurable Decoder for Sram: Schematic and Layout Design of 5:32 Bit Reconfigurable Decoder - Abhinav Vishnoi - Books - LAP LAMBERT Academic Publishing - 9783659114168 - May 26, 2012
In case cover and title do not match, the title is correct

Design of Reconfigurable Decoder for Sram: Schematic and Layout Design of 5:32 Bit Reconfigurable Decoder

Abhinav Vishnoi

Price
R 851
excl. VAT

Ordered from remote warehouse

Expected delivery Jul 22 - Aug 1
Add to your iMusic wish list

Design of Reconfigurable Decoder for Sram: Schematic and Layout Design of 5:32 Bit Reconfigurable Decoder

Decoder design consists of choosing the optimal performance circuit style, providing flexibility in configuration of different sizes, sizing of transistors, adding buffers and consideration of fan outs. In this work, high speed reconfigurable decoders of different styles are analyzed for different loads of memory blocks. The power dissipation, delay, frequency & Vdd of various logic styles are analyzed. Evaluation of delay is done by changing Vdd, Speed is improved and power dissipation is minimized by a sizing technique. The memory system plays crucial role in determining optimum performance, power, speed and cost of the simple to complex machines. To improve the access time in memory system, there is requirement of configurable logic block which can be used to select rows and columns of partitioned memory blocks. In a memory for accessing and locating any random data, address decoders are used. The decoder block is contributing in access time and power consumption of memories. In this work, a reconfigurable decoder is proposed to select fewer word lines and to avoid large word line / bit line capacitance.

Media Books     Paperback Book   (Book with soft cover and glued back)
Released May 26, 2012
ISBN13 9783659114168
Publishers LAP LAMBERT Academic Publishing
Pages 96
Dimensions 150 × 6 × 226 mm   ·   161 g
Language German