Cmos Low Power Analysis: Scaling Effect & Power Delay Analysis - Vijay Sharma - Books - LAP LAMBERT Academic Publishing - 9783844382778 - June 1, 2011
In case cover and title do not match, the title is correct

Cmos Low Power Analysis: Scaling Effect & Power Delay Analysis

Vijay Sharma

Price
CA$ 65.99
excl. VAT

Ordered from remote warehouse

Expected delivery Oct 6 - 16
Add to your iMusic wish list

Cmos Low Power Analysis: Scaling Effect & Power Delay Analysis

In this thesis leakage reduction techniques like stack forcing, multiple threshold CMOS, variable threshold CMOS are explored, that mitigate leakage in circuits, operating in the active mode at various temperatures. Also, implications of technology scaling on the choice of techniques to mitigate total leakage are closely examined. The result is guidelines for designing low-leakage circuits in nanometer technology nodes. Logic gates in the 180nm, 130nm, 100nm and 70nm technology nodes are simulated and analyzed. Here delay analysis of various logic circuits are also examined.

Media Books     Paperback Book   (Book with soft cover and glued back)
Released June 1, 2011
ISBN13 9783844382778
Publishers LAP LAMBERT Academic Publishing
Pages 100
Dimensions 150 × 6 × 226 mm   ·   167 g
Language German  

Show all

More by Vijay Sharma